World Library  
Flag as Inappropriate
Email this Article

LatticeMico8

Article Id: WHEBN0007338458
Reproduction Date:

Title: LatticeMico8  
Author: World Heritage Encyclopedia
Language: English
Subject: PicoBlaze, RISC-based processor architectures, ShenWei, M32R, ESi-RISC
Collection: Soft Microprocessors
Publisher: World Heritage Encyclopedia
Publication
Date:
 

LatticeMico8

LatticeMico8
Designer Lattice Semiconductor
Bits 8-bit
Open No
Registers
General purpose 32

The LatticeMico8 is an 8-bit microcontroller soft processor core optimized for field-programmable gate arrays (FPGAs) and crossover programmable logic device architecture from Lattice Semiconductor. Combining a full 18-bit wide instruction set with 32 general purpose registers, the LatticeMico8 is a flexible Verilog reference design suitable for a wide variety of markets, including communications, consumer, computer, medical, industrial, and automotive. The core consumes minimal device resources, less than 200 look up tables (LUTs) in the smallest configuration, while maintaining a broad feature set.

The LatticeMico8 is licensed under a new free (IP) core license, the first such license offered by any FPGA supplier. The main benefits of using the IP core are greater flexibility, improved portability, and no cost. This new agreement provides some of the benefits of standard open source and allows users to mix proprietary designs with the core. Additionally, it allows for the distribution of designs in bitstream or FPGA format without accompanying it with a copy of the license. Developers are required to keep the core's source code confidential and use "for the sole purposes of design documentation and preparation of Derivative Works ... to develop designs to program Lattice programmable logic devices".[1]

Features

  • 8-bit data path
  • 18-bit wide instructions
  • 32 general purpose registers
  • 32 bytes of internal scratch pad memory
  • Input/output is performed using "Ports" (up to 256 port numbers)
  • Optional 256 bytes of external scratch pad RAM
  • Two cycles per instruction
  • Lattice UART reference design peripheral

References

  1. ^ "Reference Design with Source Code License Agreement". Retrieved 2011-02-01. 
This article was sourced from Creative Commons Attribution-ShareAlike License; additional terms may apply. World Heritage Encyclopedia content is assembled from numerous content providers, Open Access Publishing, and in compliance with The Fair Access to Science and Technology Research Act (FASTR), Wikimedia Foundation, Inc., Public Library of Science, The Encyclopedia of Life, Open Book Publishers (OBP), PubMed, U.S. National Library of Medicine, National Center for Biotechnology Information, U.S. National Library of Medicine, National Institutes of Health (NIH), U.S. Department of Health & Human Services, and USA.gov, which sources content from all federal, state, local, tribal, and territorial government publication portals (.gov, .mil, .edu). Funding for USA.gov and content contributors is made possible from the U.S. Congress, E-Government Act of 2002.
 
Crowd sourced content that is contributed to World Heritage Encyclopedia is peer reviewed and edited by our editorial staff to ensure quality scholarly research articles.
 
By using this site, you agree to the Terms of Use and Privacy Policy. World Heritage Encyclopedia™ is a registered trademark of the World Public Library Association, a non-profit organization.
 


Copyright © World Library Foundation. All rights reserved. eBooks from Project Gutenberg are sponsored by the World Library Foundation,
a 501c(4) Member's Support Non-Profit Organization, and is NOT affiliated with any governmental agency or department.