World Library  
Flag as Inappropriate
Email this Article

Motorola 68060

Article Id: WHEBN0000020325
Reproduction Date:

Title: Motorola 68060  
Author: World Heritage Encyclopedia
Language: English
Subject: Amiga, Motorola 68040, P5 (microarchitecture), Motorola 68851, Philips 68070
Collection: 68K Microprocessors
Publisher: World Heritage Encyclopedia

Motorola 68060

A Motorola 68EC060 microprocessor
Motorola MC68060RC50

The Motorola 68060 ("sixty-eight-oh-sixty") is a 32-bit microprocessor from Motorola released in 1994.[1] It is the successor to the Motorola 68040 and is the highest performing member of the 68000 series. Two derivatives were produced, the 68LC060 and the 68EC060.


  • Architecture 1
  • History 2
  • Usage 3
  • Variants 4
    • 68EC060 4.1
    • 68LC060 4.2
    • Feature table 4.3
  • Technical data 5
  • Notes 6
  • References 7
  • External links 8


There is an LC (Low-Cost) version, without an FPU[2] and EC (Embedded Controller), without MMU and FPU. The 68060 design was led by Joe Circello.

The 68060 shares most architectural features with the P5 Pentium. Both have a very similar superscalar in-order dual instruction pipeline configuration,[1] and an instruction decoder which breaks down complex instructions into simpler ones before execution. However, a significant difference is that the 68060 FPU is not pipelined and is therefore up to three times slower than the Pentium in floating point applications. In contrast to that, integer multiplications and bit shifting instructions are significantly faster on the 68060. An interesting feature of the 68060 is the ability to execute simple instructions in the address generation unit (AGU) and thereby supply the result two cycles before the ALU. Another point of interest is that large amounts of commercial compiled code were analyzed for clues as to which instructions would be the best candidates for performance optimization.

Against the Pentium, the 68060 could perform better on mixed code; Pentium's decoder could not issue an FP instruction every opportunity and hence the FPU was not superscalar as the ALUs were. If the 68060's non-pipelined FPU could accept an instruction, it could be issued one by the decoder. This meant that optimizing for the 68060 was easier: no rules prevented FP instructions from being issued whenever was convenient for the programmer other than well understood instruction latencies. However, with properly optimized and scheduled code, the Pentium's FPU was capable of double the clock for clock throughput of the 68060's FPU.

The 68060 was the last development of the 680x0 series for general purpose use, abandoned in favor of the PowerPC chips. It saw use in some late-model Amiga machines and Amiga accelerator cards as well as some Atari ST clones and a Falcon accelerator board (CT060), and very late models of the Alpha Microsystems multiuser computers before their migration to x86, but Apple Inc. and the Unix world had moved onto various RISC platforms by the time the '060 was available. The 68060 was introduced at 50 MHz on Motorola's 0.6 µm manufacturing process. A few years later it was shrunk to 0.42 µm and clock speed raised to 66 MHz and 75 MHz.

Developments of the basic core continue, intended for embedded systems. Here they are combined with a number of peripheral interfaces to reduce the overall complexity and power requirements of a design. A number of chips, each with different sets of interfaces, are sold under the name ColdFire and DragonBall.


Model numbers with even second-to-last digit (68000, 68020, 68040, 68060) were reserved for major revisions to the 680x0 core architecture. Model numbers with odd second-to-last digit (68010, 68030, 68050, 68070) were reserved for upgrades to the architecture of the previous chip. No 68050[1] or 68070 was ever produced by Motorola.

For example, the Motorola 68010 (and the obscure 68012) was a 68000 with improvements to the loop instruction and the ability to suspend then continue an instruction in the event of a page fault, enabling the use of virtual memory with the appropriate MMU hardware. There were, however, no major overhauls of the core architecture. Similarly, the Motorola 68030 was a process improvement on the 68020 with the MMU and a small data cache (256 bytes) moved on-chip. The 68030 was available in speed ratings up to 50 MHz.

The jump from the 68000/68010 to the 68020/68030, however, represented a major overhaul, with too many individual changes to list here.

By the time the 68060 was in production, Motorola had abandoned development of the 680x0-type chips in favor of the PowerPC. The 68060 was the last 680x0-type processor from Motorola.

There was a so-called 68070 processor, produced by Signetics (Philips), and was a modestly improved 68000 series processor, with a simple, on-chip MMU and I²C bus support. It came out long before the 68060, and was used mostly as an embedded processor in some consumer electronics items, most notably consoles for the CD-i system.


Perhaps its most memorable use was in American broadcast television graphics. Chyron's iNFiNiT!, Max!, and Maxine! series of television character generators used the 68060 as the main processor. These character generators were a fixture on many American television networks' affiliate stations.

In desktops, the 68060 was used in some variants of the Amiga 4000T produced by Amiga Technologies,[3] and available as a third party upgrade for other Amiga models. It was also used in the Amiga clone DraCo non-linear video system.[4]

The Q60 extended the Sinclair QL design similarly from the slowest start to the ultimate pace of the 68K architecture's capabilities; these 68060-based motherboards[5]—at 66 MHz for the full 68060 or a non-FPU 68LC060 option overclocked to 80 MHz—are more than 100 times faster than the Sinclair QL while running the same operating systems.[6][7][8]

The 68060 was also used in Nortel Meridian 1 Option 51, 61 and 81 large office PBX systems, powering the CP3 and CP4 core processor boards. A pair of these boards each sporting a 68060 could be used to make the PBX fault tolerant. This was a logical application as previous Meridian 1 cores used other Motorola chips. Nortel has since changed the architecture to use Intel processors.

Also the Motorola Vanguard 6560 multiprotocol router used a 50 MHz 68EC060 processor.

Motorola MVME-17x and Force Computer SYS68K VMEbus systems also used a 68060 CPU.



The 68EC060 is a version of the Motorola 68060 microprocessor, intended for embedded controllers (EC). It differs from the 68060 in that it has neither an FPU nor an MMU. This makes it less expensive and it draws less power.


The 68LC060 is a low cost version of the Motorola 68060 microprocessor with no FPU. This makes it less expensive and it draws less power.

Feature table

Variant MMU FPU
68060 Yes Yes
68LC060 Yes No
68EC060 No No

Technical data

Work frequency 50, 60, 66, 75 MHz
Voltage supply
  • Vcore 3.3 V
  • I/O 5 V
Temperature −40 °C .. 70 °C (85 °C with the current mask)
Production process Static-CMOS 0.6 μm and later 0.42 μm
Chip carrier PGA 206 (compatible with 68040), TBGA 304 31*31*1.7P1.27
Address bus 32 bit
Data bus 32 bit
Instruction set CISC
  • 8 kB DCache (4-way associative)
  • 8 kB ICache (4-way associative)
  • 96 byte FIFO Instruction Buffer
  • 256 Entry Branch Cache
  • 64 Entry ATC* MMU Buffer (4-way associative)
  • 8 for Address operations
  • 8 for Data operations
Transistors ~2,500,000
  • ~88 Mips @ 66 MHz
  • ~110 Mips @ 75 MHz
  • ~36 MFlops @ 66 MHz

ATC = Address Translation Cache


  1. ^ a b c Anderson, A. John (1994). Foundations of computer technology. CRC Press. p. 70.  
  2. ^ - Motorola, Standard Embedded Controller Selector Guide, Quarter 4 2001
  3. ^ - Amiga Hardware Database, Amiga 4000T
  4. ^ - Amiga Hardware Database, DraCo (68060@50/66 ≤128M)
  5. ^ 68060-based motherboards for Linux and Qdos
  6. ^ Qdos Classic
  7. ^ Q60 Linux port
  8. ^ Qdos for Amiga 68000..68060


External links

  • A paper describing the 68060 architecture
This article was sourced from Creative Commons Attribution-ShareAlike License; additional terms may apply. World Heritage Encyclopedia content is assembled from numerous content providers, Open Access Publishing, and in compliance with The Fair Access to Science and Technology Research Act (FASTR), Wikimedia Foundation, Inc., Public Library of Science, The Encyclopedia of Life, Open Book Publishers (OBP), PubMed, U.S. National Library of Medicine, National Center for Biotechnology Information, U.S. National Library of Medicine, National Institutes of Health (NIH), U.S. Department of Health & Human Services, and, which sources content from all federal, state, local, tribal, and territorial government publication portals (.gov, .mil, .edu). Funding for and content contributors is made possible from the U.S. Congress, E-Government Act of 2002.
Crowd sourced content that is contributed to World Heritage Encyclopedia is peer reviewed and edited by our editorial staff to ensure quality scholarly research articles.
By using this site, you agree to the Terms of Use and Privacy Policy. World Heritage Encyclopedia™ is a registered trademark of the World Public Library Association, a non-profit organization.

Copyright © World Library Foundation. All rights reserved. eBooks from Project Gutenberg are sponsored by the World Library Foundation,
a 501c(4) Member's Support Non-Profit Organization, and is NOT affiliated with any governmental agency or department.